It appears you have not yet registered with our community. To register please click here...

 
Go Back [M] > Madshrimps > WebNews
Rambus Develops HBM2E Controller & PHY: 3.2 Gbps, 1024-Bit Bus Rambus Develops HBM2E Controller & PHY: 3.2 Gbps, 1024-Bit Bus
FAQ Members List Calendar Search Today's Posts Mark Forums Read


Rambus Develops HBM2E Controller & PHY: 3.2 Gbps, 1024-Bit Bus
Reply
 
Thread Tools
Old 9th March 2020, 06:53   #1
[M] Reviewer
 
Stefan Mileschin's Avatar
 
Join Date: May 2010
Location: Romania
Posts: 148,652
Stefan Mileschin Freshly Registered
Default Rambus Develops HBM2E Controller & PHY: 3.2 Gbps, 1024-Bit Bus

The latest enhancements to the HBM2 standard will clearly be appreciated by developers of memory bandwidth-hungry ASICs, however in order to add support of HBM2E to their designs, they are also going to need an appropriate controller as well as physical interface. For many companies developing of such IP in-house does not make financial sense, so Rambus has designed a highly-integrated HBM2E solution for licensing.

The HBM2E standard supports 12-Hi DRAM stacks as well as memory devices of up to 16 Gbps, thus enabling to build up to 24 GB stacks using a 1024-bit bus. At the same time, the new specification officially supports data rates of up to 3.2 Gbps, which results in 409.6 GB/s bandwidth per stack. Rambus’s HBM2E solution includes a controller that can work with 12-Hi KGSDs (known good stack dies) as well as a verified 1024-bit PHY that supports speeds of up to 3.2 Gbps.

The Rambus HBM2E controller core (originally developed by Northwest Logic) is DFI 3.1 compatible (with appropriate extensions) and supports AXI, OCP or proprietary interfaces to connect to integrator logic. Meanwhile, the controller also supports Look-Ahead command processing (a standard way to trim latencies) as well as channel densities of up to 24 Gb.

Licensees of Rambus’s HBM2E solution will get everything they need to integrate it into their designs, including source code of the controller (in a bid to synthesize it for a particular process technology) as well as fully-characterized hard macros (GDSII) of the interface. Alternatively, engineers from Rambus can help integrate the HBM2E IP support for a fee.

https://www.anandtech.com/show/15599...ps-1024bit-bus
Stefan Mileschin is online now   Reply With Quote
Reply


Similar Threads
Thread Thread Starter Forum Replies Last Post
Rambus Unveils PCIe 5.0 Controller & PHY Stefan Mileschin WebNews 0 14th November 2019 08:51
Rambus Demonstrates GDDR6 Running At 18 Gbps Stefan Mileschin WebNews 0 4th November 2019 08:12
DOCSIS 3.1 Brings 10 Gbps Downstream, 1 Gbps Upstream to Cable Modems Stefan Mileschin WebNews 0 3rd November 2017 05:18
Silicon Motion Announces SM2256 SATA 6 Gbps SSD Controller Stefan Mileschin WebNews 0 4th June 2015 08:53
CompactFlash Association develops XQD 2.0 spec, promises up to 8 Gbps throughput Stefan Mileschin WebNews 0 26th July 2012 08:49
OCZ Octane 1024 GB Indilinx Controller @ Ocaholic Stefan Mileschin WebNews 0 27th June 2012 07:53
JMicron Develops SATA 6Gbps Controller For SSDs jmke WebNews 0 27th July 2011 10:23
Sapphire HD 3850 1024 MB jmke WebNews 0 14th February 2008 11:01
Sanyo Develops One-Chip Controller for HD DVD, DVD, CD jmke WebNews 0 13th August 2005 16:26
Rambus Develops Memory Controller for DDR, DDR2, GDDR, XDR Memory jmke WebNews 0 11th May 2004 00:13

Thread Tools

Posting Rules
You may not post new threads
You may not post replies
You may not post attachments
You may not edit your posts

vB code is On
Smilies are On
[IMG] code is On
HTML code is Off
Trackbacks are Off
Pingbacks are Off
Refbacks are Off


All times are GMT +1. The time now is 03:42.


Powered by vBulletin® - Copyright ©2000 - 2024, Jelsoft Enterprises Ltd.
Content Relevant URLs by vBSEO